Jean-Pierre Deschamps, Gustavo D. Sutter, Enrique CantÃ³
|File Size||4.87 MB|
This book is designed both for FPGA users interested in developing new, specific components - generally for reducing execution times â€“and IP core designers interested in extending their catalog of specific components.Â The main focus is circuit synthesis and the discussion shows, for example, how a given algorithm executing some complex function can be translated to a synthesizable circuit description, as well as which are the best choices the designer can make to reduce the circuit cost, latency, or power consumption.Â This is not a book on algorithms. Â It is a book that shows how to translate efficiently an algorithm to a circuit, using techniques such as parallelism, pipeline, loop unrolling, and others.Â Numerous examples of FPGA implementation are described throughout this book and the circuits are modeled in VHDL. Complete and synthesizable source files are available for download.